



# Computer Organization & Design The Hardware/Software Interface

Chapter 4
The processor
Part 1

Haifeng Liu
College of Computer Science and Technology, Zhejiang University
haifengliu@zju.edu.cn

# Computer Organization





#### **Contents**



- Introduction & Logic Design Conventions
- Building a datapath
- A Simple Implementation Scheme
- Pipelining

#### 4.1 Introduction



#### **■ CPU performance factors**

- Instruction count
  - Determined by ISA and compiler
- CPI and Cycle time
  - Determined by CPU hardware

#### **■** We will examine two RISC-V implementations

- A simplified version
- A more realistic pipelined version

#### ■ Simple subset, shows most aspects

- Memory reference: ld, sd
- Arithmetic/logical: add, sub, and, or, slt
- Control transfer: beq, jal

#### □实现不少于下列指令

R-Type: add, sub, and, or, xor, slt,srl;

I-Type: addi, andi, ori, xori, slti, srli, lw;

S-Type: sw;

B-Type: beq;

J-Type: Jal;





#### **Instruction Execution Overview**



- For every instruction, the first two steps are identical
  - Fetch the instruction from the memory
  - Decode and read the registers
- Next steps depend on the instruction class
  - Memory-reference Arithmetic-logical branches
- Depending on instruction class
  - Use ALU to calculate
    - Arithmetic result
    - Memory address for load/store
    - Branch comparison
  - Access data memory for load/store
  - PC  $\leftarrow$  target address or PC + 4



沙大学 计算机学院 系统结构与系统软件实验室

# **Simple Implementation**





洲方子大学 Zhedlang University 计算机学院 系统结构与系统软件实验室

#### **ALU**



#### 算术逻辑运算器ALU: 即运算器

- 5 Operations
- "Set on less than": if A<B then Result=1;

else Result=0.



| Operation | Function |
|-----------|----------|
| 000       | And      |
| 001       | Or       |
| 010       | Add      |
| 110       | Sub      |
| 111       | Slt      |





注析;三大学 计算机学院 系统结构与系统软件实验室

# Memory



#### □ 存储器:

- 可分为指令存储器与数据存储器;
- 指令存储器设为只读;输入指令地址,输出指令。
- 数据存储器可以读写,由MemRead和MemWrite控制。按地址读出数据输出,或将写数据写 入地址所指存储器单元。



## REGISTER



#### **□** Register

- State element。
- Can be controlled by Write signal.
  - 置0,数据输出保持原状态不变
  - 置1,在有效时钟边沿到来,数据输出为数据输入值







## Register Files--Built using D flip-flops



- 32 64-bit Registers;
- Input: 2 5-bit register number/ one 5-bit register number and 64-bit data;
- Output: 64-bit data;
- Register write control.





## **Register File: Read-Output**





# **Register File: Write-Input**



Written to the register







#### Description: 32×64bits Register files

```
Module regs(input clk, rst, RegWrite,
            input [4:0] Rs1 addr, Rs2 addr, Wt addr,
            input [63:0] Wt data,
            output [63:0] Rs1_data, Rs2_data
                                            // r1 - r31
       reg [63:0] register [1:31];
       integer i;
       assign rdata_A = (Rs1_addr== 0) ? 0 : register[Rs1_addr];
                                                                           // read
       assign rdata_B = (Rs2_addr== 0) ? 0 : register[Rs2_addr];
                                                                              // read
       always @(posedge clk or posedge rst)
       begin if (rst==1)
                                                                    // reset
                      for (i=1; i<32; i=i+1) register[i] <= 0;
               else if ((Wt_addr != 0) && (RegWrite == 1))
                      register[Wt_addr] <= Wt_data;</pre>
                                                                           // write
       end
endmodule
```

#### The other elements



- □ Immediate generation unit:
  - ■输入指令产生立即数的逻辑功能
    - □ 根据指令类型 (加载,存储或者分支指令),产生相应的立即数
  - 转移指令偏移量左移位的功能
    - □ 立即数字段符号扩展为64位结果输出



b. Immediate generation unit

| Name         |                | Fi                | eld      |        |               |        | Comments                      |
|--------------|----------------|-------------------|----------|--------|---------------|--------|-------------------------------|
| (Field Size) | 7 bits         | 5 bits            | 5 bits   | 3 bits | 5 bits        | 7 bits |                               |
| R-type       | funct7         | rs2               | rs1      | funct3 | rd            | opcode | Arithmetic instruction format |
| I-type       | immediate      | [11:0]            | rs1      | funct3 | rd            | opcode | Loads & immediate arithmetic  |
| S-type       | immed[11:5]    | rs2               | rs1      | funct3 | immed[4:0]    | opcode | Stores                        |
| SB-type      | immed[12,10:5] | rs2               | rs1      | funct3 | immed[4:1,11] | opcode | Conditional branch format     |
| UJ-type      | imme           | ediate[20,10:1,11 | .,19:12] |        | rd            | opcode | Unconditional jump format     |
| U-type       |                | immediate[31:1    | L2]      |        | rd            | opcode | Upper immediate format        |

#### Immediate generation

■ Load:  $L_{imm} = \{\{52\{inst[31]\}\}, Inst[31:20]\};$ 

0000011

Save:  $S_{imm} = \{\{52\{inst[31]\}\}, Inst[31:25], inst[11:7]\};$ 

**01**00011

■ Branch:  $SB_{imm} = \{\{51\{inst [31]\}\}, inst[31], inst [7], inst[30:25], inst[11:8], 1'b0\}\}$ 

1100011

 $UJ = \{\{43\{inst[31]\}\}, inst[31], inst[19:12], inst[20], inst[30:21], 1'b0\};$ ■ Ja1:

1101111



折;二大学 计算机学院 系统结构与系统软件实验室



# **ImmSel**

| Instruction type | Instruction opcode[6:0] | Instruction operation           | (sign-extend)immediate                            | ImmSel |
|------------------|-------------------------|---------------------------------|---------------------------------------------------|--------|
|                  | 0000011                 | Lw;lbu;lh;<br>lb;lhu            |                                                   |        |
| I-type           | 0010011                 | Addi;slti;sltiu;xori;ori; andi; | (sign-extend) instr[31:20]                        | 00     |
|                  | 1100111                 | jalr                            |                                                   |        |
| S-type           | 0100011                 | Sw;sb;sh                        | (sign-extend) instr[31:25],[11:7]                 | 01     |
| B-type           | 1100011                 | Beq;bne;blt;bge;bltu;<br>bgeu   | (sign-extend) instr[31],[7],[30:25],[11:8],1'b0   | 10     |
| J-type           | 1101111                 | jal                             | (sign-extend) instr[31],[19:12],[20],[30:21],1'b0 | 11     |
|                  |                         |                                 |                                                   |        |



## **CPU Overview**





# **Multiplexers**





## **Control**





治析 :: 大学 计算机学院 系统结构与系统软件实验室

# **Logic Design Conventions**



#### **■** Information encoded in binary

- $\blacksquare$  Low voltage = 0, High voltage = 1
- One wire per bit
- Multi-bit data encoded on multi-wire buses

#### **□** Combinational element

- Operate on data
- Output is a function of input

## **■** State (sequential) elements

Store information





# **Clocking Methodology**



- An edge triggered methodology
- Typical execution:
  - read contents of some state elements,
  - send values through some combinational logic
  - write results to one or more state elements





#### **Contents**



- Introduction & Logic Design Conventions
- Building a datapath
- A Simple Implementation Scheme
- Pipelining
- Exceptions





#### □ Datapath

- Elements that process data and addresses in the CPU □ Registers, ALUs, mux's, memories, ...
- We will build a RISC-V datapath incrementally
  - Refining the overview design

# RISC-V fields (format)



| Name         |                | Fi                | eld     |        |               |        | Comments                      |
|--------------|----------------|-------------------|---------|--------|---------------|--------|-------------------------------|
| (Field Size) | 7 bits         | 5 bits            | 5 bits  | 3 bits | 5 bits        | 7 bits |                               |
| R-type       | funct7         | rs2               | rs1     | funct3 | rd            | opcode | Arithmetic instruction format |
| I-type       | immediate      | [11:0]            | rs1     | funct3 | rd            | opcode | Loads & immediate arithmetic  |
| S-type       | immed[11:5]    | rs2               | rs1     | funct3 | immed[4:0]    | opcode | Stores                        |
| SB-type      | immed[12,10:5] | rs2               | rs1     | funct3 | immed[4:1,11] | opcode | Conditional branch format     |
| UJ-type      | imme           | ediate[20,10:1,11 | ,19:12] |        | rd            | opcode | Unconditional jump format     |
| U-type       |                | immediate[31:1    | .2]     |        | rd            | opcode | Upper immediate format        |

□ *opcode*: basic operation of the instruction.

□ *rs1*: the first register source operand.

□ *rs2*: the second register source operand.

□ *rd*: the register destination operand.

function, this field selects the specific variant of the operation in the op field. □ funct:

□ *Immediate*: address or immediate





| Name                         | Example                                                | Comments                                                                                                                                                                              |
|------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                 | x0-x31                                                 | Fast locations for data. In RISC-V, data must be in registers to perform arithmetic. Register x0 always equals 0.                                                                     |
| 2 <sup>61</sup> memory words | Memory[0], Memory[8],,<br>Memory[18446744073709551608] | Accessed only by data transfer instructions. RISC-V uses byte addresses, so sequential doubleword accesses differ by 8.  Memory holds data structures, arrays, and spilled registers. |

| Name    | Register<br>name | Usage                         | Preserved On call? |
|---------|------------------|-------------------------------|--------------------|
| х0      | 0                | The constant value 0          | n.a.               |
| x1(ra)  | 1                | Return address(link register) | yes                |
| x2(sp)  | 2                | Stack pointer                 | yes                |
| x3(gp)  | 3                | Global pointer                | yes                |
| x4(tp)  | 4                | Thread pointer                | yes                |
| x5-x7   | 5-7              | Temporaries                   | no                 |
| x8-x9   | 8-9              | Saved                         | yes                |
| x10-x17 | 10-17            | Arguments/results             | no                 |
| x18-x27 | 18-27            | Saved                         | yes                |
| x28-x31 | 28-31            | Temporaries                   | no                 |



注析了之大学 计算机学院 系统结构与系统软件实验室

# RISC-V assembly language



| Category         | Instruction               | Example          | Meaning                        | Comments                                   |
|------------------|---------------------------|------------------|--------------------------------|--------------------------------------------|
|                  | add                       | add x5,x6,x7     | x5=x6 + x7                     | Add two source register operands           |
| Arithmetic       | subtract                  | sub x5,x6,x7     | x5=x6 - x7                     | First source register subtracts second one |
|                  | add immediate             | addi x5,x6,20    | x5=x6+20                       | Used to add constants                      |
|                  | load doubleword           | ld x5, 40(x6)    | x5=Memory[x6+40]               | doubleword from memory to register         |
| Data<br>transfer | store doubleword          | sd x5, 40(x6)    | Memory[x6+40]=x5               | doubleword from register to memory         |
| Logical          | and                       | and x5, x6, 3    | x5=x6 & 3                      | Arithmetic shift right by register         |
|                  | inclusive or              | or x5,x6,x7      | x5=x6   x7                     | Bit-by-bit OR                              |
| Conditional      | branch if equal           | beq x5, x6, 100  | if(x5 == x6) go to<br>PC+100   | PC-relative branch if registers equal      |
| Branch           | branch if not equal       | bne x5, x6, 100  | if(x5!= x6) go to PC+100       | PC-relative branch if registers not equal  |
| Unconditional    | jump and link             | jal x1, 100      | x1 = PC + 4;<br>go to PC+100   | PC-relative procedure call                 |
| Branch           | jump and link<br>register | jalr x1, 100(x5) | x1 = PC + 4;<br>go to $x5+100$ | procedure return; indirect call            |





| R-type Instructions         | funct7         | rs2      | rs1     | funct3 | rd             | opcode  | Example             |
|-----------------------------|----------------|----------|---------|--------|----------------|---------|---------------------|
| add (Add)                   | 0000000        | 00011    | 00010   | 000    | 00001          | 0110011 | add x1,x2,x3        |
| <b>sub</b> (Sub)            | 010000         | 00011    | 00010   | 000    | 00001          | 0110011 | sub x1,x2,x3        |
| I-type Instructions         | imme           | diate    | rs1     | funct3 | rd             | opcode  | Example             |
| addi (Add Immediate)        | 001111         | 101000   | 00010   | 000    | 00001          | 0010011 | addi x1,x2,<br>1000 |
| <b>ld</b> (Load doubleword) | 001111101000   |          | 00010   | 011    | 00001          | 0000011 | ld x1,1000<br>(x2)  |
| S-type Instructions         | immed<br>-iate | rs2      | rs1     | funct3 | immed<br>-iate | opcode  | Example             |
| sd (Store doubleword)       | 0011111        | 00001    | 00010   | 011    | 01000          | 0100011 | sd x1,1000(x2)      |
| SB-type instruction         | 111110         | 01011    | 01010   | 001    | 10000          | 1100011 | bne x10,            |
| UJ-type instruction         | 011            | 11101000 | 0000000 | 00     | 00000          | 1101111 | <br>jal x0, 200     |



注析方式学 计算机学院 系统结构与系统软件实验室

#### **Instruction execution in RISC-V**



#### □ Fetch:

- Take instructions from the instruction memory
- Modify PC to point the next instruction

#### **■** Instruction decoding & Read Operand:

- Will be translated into machine control command
- Reading Register Operands, whether or not to use

#### **Executive Control:**

- Control the implementation of the corresponding ALU operation
- **■** Memory access:
  - Write or Read data from memory
  - Only ld/sd
- **■** Write results to register:
  - If it is R-type instructions, ALU results are written to rd
  - If it is I-type instructions, memory data are written to rd
- Modify PC for branch instructions





#### **Instruction fetching three elements**



#### **Data Stream of Instruction fetching**

#### How to connect? Who?



**Instruction memory** 

**Program counter** 

Adder



## **Instruction fetching unit**



## **□** Instruction Register

■ Can you omit it?













# **□Abstract / Simplified View:**



## Path Built using Multiplexer



**Data Stream of Instruction executing** 

- □ R-type instruction Datapath
- □ I-type instruction Datapath
  - For ALU
  - For load
- □ S-type (store) instruction Datapath
- □ SB-type (branch) instruction Datapath
- **□** UJ-type instruction Datapath
  - For Jump
- ☐ First, Look at the data flow within instruction execution



治析》:大学 计算机学院 系统结构与系统软件实验室

## R type Instruction & Data stream





I type (load) Instruction & Data stream



S-type (store) Instruction & Data stream sd x1, 200(x2) ALUop Read register operands control Calculate address using 12-bit offset **ALUC** Use ALU, but sign-RegWrite ALU operation extend offset Read reg. address1 func3 Write register value to Read data1 memory Zero Read reg. address2 **MemWrite** Registers rs1(5) ALU result address rd Write reg. address Read data2 Read data Write data Data rs2(5) **Memory** Write data

MemRead

**Imm** 

Gen

计算机学院 系统结构与系统软件实验室

 $ins_{0-31}$ 

**64** 



## **UJ type Instruction**









- First-cut data path does an instruction in one clock cycle
  - Each datapath element can only do one function at a time
  - Hence, we need separate instruction and data memories
- Use multiplexers where alternate data sources are used for different instructions









## Full Datapath









#### Full datapath MUX U I-Id Shift left 1 RegWrite ins<sub>15-19</sub> Pood address1 3 ALU operation Read address Read data11 ins<sub>20-24</sub> Read address2 MenWrite **Registers** Instruction ins<sub>7-11</sub> Write address ALU auc ress Read data2 Read data Instruction Write data Data **Memory Memory** Write data ins<sub>0-31</sub> MenRead Gen 64hits data 油汽之大学 计算机学院

系统结构与系统软件实验室

### Full datapath









# 单周期数据通路结构 (add jalr)





## 单周期数据通路结构 (add lui, bne)





### **Contents**



- Introduction & Logic Design Conventions
- Building a datapath
- A Simple Implementation Scheme
- Pipelining



## **Building the Datapath & Controller**

□ There are 7+4 signals Branch М u Add Х Add Sum jump Shift left 1 Read ALU operation ALUSro Read register 1 Read MemWrite address data 1 Read **MemtoRea** Zero register 2 Instruction Registers Read ALU Read result Address Write data data 2 М Instruction register u memory X X Write data Data Write RegWrite memory MemRead **Imm** Gen





## **Building Controller**

Analyse for cause and effect

- ☐ Information comes from the 32 bits of the instruction
- ☐ Selecting the operations to perform (ALU, read/write, etc.)
- ☐ Controlling the flow of data (multiplexor inputs)
- ☐ ALU's operation based on instruction type and function code

| Name         | Field                       |        |        |        | Comments      |        |                               |
|--------------|-----------------------------|--------|--------|--------|---------------|--------|-------------------------------|
| (Field Size) | 7 bits                      | 5 bits | 5 bits | 3 bits | 5 bits        | 7 bits |                               |
| R-type       | funct7                      | rs2    | rs1    | funct3 | rd            | opcode | Arithmetic instruction format |
| I-type       | immediate[11:0] rs1         |        | rs1    | funct3 | rd            | opcode | Loads & immediate arithmetic  |
| S-type       | immed[11:5]                 | rs2    | rs1    | funct3 | immed[4:0]    | opcode | Stores                        |
| SB-type      | immed[12,10:5]              | rs2    | rs1    | funct3 | immed[4:1,11] | opcode | Conditional branch format     |
| UJ-type      | immediate[20,10:1,11,19:12] |        |        |        | rd            | opcode | Unconditional jump format     |
| U-type       | immediate[31:12]            |        |        |        | rd            | opcode | Upper immediate format        |



# The ALU control is where and other signals(7) Output signals





#### What should ALU do?



#### □ ALU used for

■ Load/Store: F = add

■ Branch: F = subtract

R-type: F depends on opcode

#### **□** Assume 2-bit ALUOp derived from opcode

Combinational logic derives ALU control

| Operation | Function |  |
|-----------|----------|--|
| 000       | And      |  |
| 001       | Or       |  |
| 010       | Add      |  |
| 110       | Sub      |  |
| 111       | SIt      |  |

| opcode    | ALUOp         | Operation       | Funct7  | funct3 | ALU function | ALU control |
|-----------|---------------|-----------------|---------|--------|--------------|-------------|
| ld        | 00            | load register   | XXXXXXX | XXX    | add          | 0010        |
| sd        | 00            | store register  | XXXXXXX | XXX    | add          | 0010        |
| beq       | 01            | branch on equal | XXXXXXX | XXX    | subtract     | 0110        |
| R-type    | 10            | add             | 0000000 | 000    | add          | 0010        |
|           |               | subtract        | 0100000 | 000    | subtract     | 0110        |
|           |               | AND             | 0000000 | 111    | AND          | 0000        |
|           |               | OR              | 0000000 | 110    | OR           | 0001        |
| 5 · 4 · 4 | 2 to 10 to 10 | SLT             | 000000  | 010    | SIt          | 0111        |

#### **Scheme of Controller**



#### □ 2-level decoder



## **Our Simple Control Structure**



- All of the logic is combinational
- We wait for everything to settle down, and the right thing to be done
  - ALU might not produce right answer? right away
  - we use write signals along with clock to determine when to write



We are ignoring some details like setup and hold times



江大学 计算机学院 系统结构与系统软件实验室

### Designing the Main Control Unit First level



#### **■** Main Control Unit function

- ALU op (2)
- Divided 7 control signals into 2 groups
  - □ 4 Mux
  - □ 3 R/W



ld

00



# The ALU control is where and other signals(7) Output signals







## Signals for datapath Defined 7 control signals

| Signal name       | Effect when deasserted(=0)                                                     | Effect when asserted(=1)                                                                            |
|-------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| RegWrite          | None                                                                           | Register destination input is written with the value on the Write data input                        |
| ALUScr            | The second ALU operand come from the second register file output (Read data 2) | The second ALU operand comes from the output of the Immediate Generator                             |
| Branch<br>(PCSrc) | The PC is replaced by the output of the adder that computers the value PC+4    | The PC is replaced by the output of the adder that computers the branch target.                     |
| Jump              | The PC is replaced by PC+4 or branch target                                    | The PC is updated by jump address computed by adder                                                 |
| MemRead           | None                                                                           | Data memory contents designated by the address input are put on the Read data output.               |
| MemWrite          | None                                                                           | Data memory contents designated by the address input are replaced by value on the Write data input. |
| MemtoReg          | 00: The value fed to register Write data input comes from the Alu              | 01: The value fed to the register Write data input comes from the data memory.                      |
| (2位)              |                                                                                | 10: The value fed to the register Write data input comes from PC+4                                  |





## Truth tables & Circuitry of main Controller

| 输入           |         |         | 输出            |              |             |              |        |      |            |            |
|--------------|---------|---------|---------------|--------------|-------------|--------------|--------|------|------------|------------|
| Instruction  | OPCode  | ALUSrcB | Memto-<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | Jump | ALU<br>Op1 | ALU<br>Op0 |
| R-format     | 0110011 | 0       | 00            | 1            | 0           | 0            | 0      | 0    | 1          | 0          |
| Ld(I-Type)   | 0000011 | 1       | 01            | 1            | 1           | 0            | 0      | 0    | 0          | 0          |
| sd(S-Type)   | 0100011 | 1       | X             | 0            | 0           | 1            | 0      | 0    | 0          | 0          |
| beq(SB-Type) | 1100111 | 0       | X             | 0            | 0           | 0            | 1      | 0    | 0          | 1          |
| Jal(UJ-Type) | 1101111 | X       | 10            | 1            | 0           | 0            | 0      | 1    | X          | Χ          |





### □指令译码器参考描述

```
`define CPU ctrl signals {ALUSrc B,MemtoReg,RegWR,MemWrite,Branch,Jump,ALUop}
         always @* begin
                  case(OPcode)
                  5'b01100: begin CPU ctrl signals = ?; end
                                                               //ALU
                  5'b00000: begin CPU ctrl signals = ?; end
                                                               //load
                  5'b01000: begin CPU_ctrl_signals = ?; end
                                                               //store
                  5'b11000: begin CPU ctrl signals = ?; end
                                                              //beq
                  5'b11011: begin CPU ctrl signals = ?; end
                                                            //jump
                  5'b00100: begin CPU ctrl signals = ?; end
                                                               //ALU(addi;;;;)
                  default:
                            begin CPU ctrl signals = ?; end
                  endcase
        end
```

## **Design the ALU Decoder**

#### second level



# □ ALU operation is decided by 2-bit ALUOp derived from opcode, and funct7 & funct3 fields of the instruction

Combinational logic derives ALU control

| opcode | ALUOp | Operation       | Funct7  | funct3 | ALU function | ALU control |
|--------|-------|-----------------|---------|--------|--------------|-------------|
| ld     | 00    | load register   | XXXXXXX | XXX    | add          | 0010        |
| sd     | 00    | store register  | XXXXXXX | XXX    | add          | 0010        |
| beq    | 01    | branch on equal | XXXXXXX | XXX    | subtract     | 0110        |
| R-type | 10    | add             | 0000000 | 000    | add          | 0010        |
|        |       | subtract        | 0100000 | 000    | subtract     | 0110        |
|        |       | AND             | 0000000 | 111    | AND          | 0000        |
|        |       | OR              | 0000000 | 110    | OR           | 0001        |
|        |       | SLT             | 0000000 | 010    | SIt          | 0111        |







#### **■** ALU Control HDL Description

```
assign Fun = \{Fun3, Fun7\};
always @* begin
  case(ALUop)
  2'b00: ALU Control = ?;
                                            //add计算地址
  2'b01: ALU Control = ?;
                                            //sub比较条件
  2'b10:
     case(Fun)
                                            //add
        4'b0000: ALU Control = 3'b010;
        4'b0001: ALU Control = ?; //sub
        4'b1110: ALU Control = ?; //and
        4'b1100: ALU Control = ?; //or
        4'b0100: ALU Control = ?; //slt
        4'b1010: ALU Control = ?; //srl
        4'b1000: ALU Control = ?; //xor
        default: ALU Control=3'bx;
        endcase
  2'b11:
     case(Fun3)
```

## **R-Type Instruc**

|        |        |        |        |        | , ,    |
|--------|--------|--------|--------|--------|--------|
| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

#### add x9, x20, x21

- 1. Read two register operands
- 2. Perform arithmetic/logical operation
- 3. Write register result







#### **Load Instruction**

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

#### ld x1, 200(x2)

- 1. Read register operands
- 2. Calculate address using 12-bit offset
  - 1. Use ALU, but signextend offset
- 3. Read memory and update register







## Save Instructio

| immediate[11:5] | rs2    | rs1    | funct3 | immediate[4:0] | opcode |
|-----------------|--------|--------|--------|----------------|--------|
| 7 bits          | 5 bits | 5 bits | 3 bits | 5 bits         | 7 bits |

#### sd x1, 200(x2)

- 1. Read register operands
- 2. Calculate address using 12-bit offset
  - 1. Use ALU, but signextend offset
- 3. Write register value to memory





## **BEQ** Instruction

imm[12]

imm[10:5]

rs2

rs1

funct3

imm[4:1] i

imm[11] opco

opcode

beq x1, x2, 200

- Read register operands
- **□** Compare operands
  - Use ALU, subtract and check Zero output
- **□** Calculate target address
  - Sign-extend displacement
  - Shift left 1 place (halfword displacement)
  - Add to PC value and update PC





### **Jal Instruction**

imm[20]

imm[10:1]

imm[11]

imm[19:12]

rd

opcode

#### jal x1, procedure

- **■** Write PC+4 to rd
- □ Calculate target address
  - Sign-extend displacement
  - Shift left 1 place (halfword displacement)
  - Add to PC value and update PC





# Single Cycle Implementation performance for lw





- □ Calculate cycle time assuming negligible delays except:
  - memory (200ps), ALU and adders (200ps), register file access (100ps)

200ps

100+100=200ps

200ps

200ps



沙大学 计算机学院 系统结构与系统软件实验室





#### **□** Let's see the following table:

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register<br>write | Total time |
|----------|-------------|---------------|--------|---------------|-------------------|------------|
| ld       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps      |
| sd       | 200ps       | 100 ps        | 200ps  | 200ps         |                   | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps            | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                   | 500ps      |

#### The conclusion:

Different instructions needs different time.

The clock cycle must meet the need of the slowest instruction. So, some time will be wasted.







- OLongest delay determines clock period
  - & Critical path: load instruction
  - $\P$  Instruction memory  $\rightarrow$  register file  $\rightarrow$  ALU  $\rightarrow$  data memory  $\rightarrow$  register file
- **OWasteful of area. If the instruction needs to use some functional unit multiple times.** 
  - £ E.g., the instruction 'mult' needs to use the ALU repeatedly. So, the CPU will be very large.
- **OViolates design principle** 
  - € Making the common case fast
- We will improve performance by pipelining

## 4.6 Exception



## □ The cause of changing CPU's work flow:

- Control instructions in program (bne/beq, jal, etc) It is foreseeable in programming flow
- Something happen suddenly (Exception and Interruption) It is unpredictable
  - □ Call Instructions triggered by hardware

## **■** Exception

Arises within the CPU (e.g.

|     | Type of event                                 | From where? | RISC-V terminology |
|-----|-----------------------------------------------|-------------|--------------------|
|     | System reset                                  | External    | Exception          |
|     | I/O device request                            | External    | Interrupt          |
| • • | Invoke the operating system from user program | Internal    | Exception          |
|     | Using an undefined instruction                | Internal    | Exception          |
|     | Hardware malfunctions                         | Either      | Either             |

- From an external I/O controller
- **□** Dealing with them without sacrificing performance is hard



治析》:大学 计算机学院 系统结构与系统软件实验室

## **Handling Exceptions**



## □ 保护CPU现场,进入异常

- Save PC of offending (or interrupted) instruction
  - □ In RISC-V: Supervisor Exception Program Counter (mEPC)
- Save indication of the problem
  - □ In RISC-V: Supervisor Exception Cause Register (mCAUSE)
- 64 bits, but most bits unused
  - Exception code field: 2 for undefined opcode, 12 for hardware malfunction, ...

## □处理中断事件

- Jump to handler,mtvec寄存器提供地址
- Assume at 0000 0000 1C09 0000<sub>hex</sub>

## □退出异常,恢复正常操作

■ 当异常程序处理完成后,最终要从异常服务程序中退出,并返回主程序。 对于机器模式,使用MRET退出指令,返回到SEPC存储的pc地址开始执行。



折沙大学 计算机学院 系统结构与系统软件实验室

## **Handler Actions**



- □ Read cause, and transfer to relevant handler
- **□** Determine action required
- **□** If restartable
  - Take corrective action
  - use SEPC to return to program
- **□** Otherwise
  - Terminate program
  - Report error using SEPC, SCAUSE, ...







- □ Transfer control to exception handler & return from exception
- **□** Control status registers
- □ CSR instructions
- **■** How to write an exception handler?

# **RISC-V Privileged**



## **□** RISC-V Privileged Architecture

# All hardware implementations must provide M-mode

- The machine level has the highest privileges
  - and is the only mandatory privilege level for a RISC-V hardware platform.
  - Code run in machine-mode (M-mode) is usually inherently trusted, as it has low-level access to the machine implementation.
  - M-mode can be used to manage secure execution environments on RISC-V.
- User-mode (U-mode) and supervisor-mode (S-mode) are intended for conventional application and operating system usage respectively.

| Level | Encoding | Name             | Abbreviation |      |
|-------|----------|------------------|--------------|------|
| 0     | 00       | User/Application | U            | 用户模式 |
| 1     | 01       | Supervisor       | S            | 监督模式 |
| 2     | 10       | Reserved         |              | 保留   |
| 3     | 11       | Machine          | M            | 机器模式 |



计算机学院 系统结构与系统软件实验室





## **□** Each privilege level has

- a core set of privileged ISA extensions
  - □ with optional extensions and variants.

## **□** Combinations of privilege modes

- Implementations might provide anywhere from 1 to 3 privilege modes
  - □ trading off reduced isolation for lower implementation cost

| Number of levels | Supported Modes | Intended Usage                              |
|------------------|-----------------|---------------------------------------------|
| 1                | M               | Simple embedded systems                     |
| 2                | M, U            | Secure embedded systems                     |
| 3                | M, S, U         | Systems running Unix-like operating systems |

■ For example, machine-mode supports an optional standard extension for memory protection.



# **RISC-V** interrupt structure



## □ All hardware implementations must provide M-mode

- as this is the only mode that has unfettered access to the whole machine.
- The simplest RISC-V implementations may provide only Mmode
  - though this will provide no protection against incorrect or malicious application code

## **■** Machine mode(M-mode) most important task

- that is to intercept and handle interrupts/exceptions
- There are 4096 Control and Status Registers (CSRs)
  - □ Similar to CP0 of MIPS





## □ CSRs, are additional set of registers

- accessible by some subset of the privilege levels using the CSR instructions
- These can be divided into two main classes:
  - those that atomically read-modify-write control and status registers
  - and all other privileged instructions.

## □ All privileged instructions encode by the SYSTEM major opcode

- CSRs and instructions are associated with one privilege level, they are also accessible at all higher privilege levels
  - □ The standard RISC-V ISA sets aside a 12-bit encoding space (csr[11:0]) for up to 4,096 CSRs.

| 3 | 31 20  | 19 | 15    | 14 12  | 11  | 7 ( | 5      | 0 |
|---|--------|----|-------|--------|-----|-----|--------|---|
|   | csr    |    | rs1   | funct3 | rc  | t   | opcode |   |
| • | 12bits |    | 5bits | 3bits  | 5bi | ts  | 7bits  | _ |







# **Exception & Interrupt related registers**

| CSR            | Privilege | Abbr.   | Name                                                | Description       |
|----------------|-----------|---------|-----------------------------------------------------|-------------------|
| 0x300          | MRW       | mstatus | Machine STATUS register<br>机器模式状态寄存器                | MIE、MPIE域标记中断全局使能 |
| 0 <i>x</i> 304 | MRW       | mie     | Machine Interrupt Enable register<br>机器模式中断使能寄存器    | 控制不同类型中断的局部使能     |
| 0 <i>x</i> 305 | MRW       | mtvec   | Machine trap-handler base address<br>机器模式异常入口基地址寄存器 | 进入异常服务程序基地址       |
| 0 <i>x</i> 341 | MRW       | mepc    | Machine exception program counter 机器模式异常PC寄存器       | 异常断点PC地址          |
| 0 <i>x</i> 342 | MRW       | mcause  | Machine trap cause register<br>机器模式原因寄存器            | 处理器异常原因           |
| 0 <i>x</i> 343 | MRW       | mtval   | Machine Trap Value register<br>机器模式异常值寄存器           | 处理器异常值地址或指令       |
| 0 <i>x</i> 344 | MRW       | mip     | Machine interrupt pending<br>机器模式中断挂起寄存器            | 处理器中断等待处理         |



注析: 大学 计算机学院 系统结构与系统软件实验室





## ■ Machine STATUS register

■ These bits are primarily used to guarantee atomicity with respect to interrupt handlers in the current privilege mode.

| bit         | Name | <b>Attributes</b> | Description                           |  |  |  |
|-------------|------|-------------------|---------------------------------------|--|--|--|
| 0           | UIE  | RW                | User interrupt enable                 |  |  |  |
| 1           | SIE  | RW                | Supervisor interrupt enable           |  |  |  |
| 3           | MIE  | RW                | Machine interrupt enable              |  |  |  |
| 4           | UPIE | RW                | previous user-level interrupts enable |  |  |  |
| 5           | SPIE | RW                | Previous Supervisor interrupt-enable  |  |  |  |
| 7           | MPIE | RW                | Previous Machine interrupt enable     |  |  |  |
| 8           | SPP  | RW                | Supervisor Previous Privilege mode    |  |  |  |
| 12:11       | MPP  | RW                | Machine Previous Privilege mode       |  |  |  |
|             |      |                   |                                       |  |  |  |
| 31:23,9,6,2 | WPRI |                   | Reserved                              |  |  |  |

| 31  | 30    |     |       |      | 23  | 22   | 21   | 20   | 19   | 18  | 17   | 16  | 15   |
|-----|-------|-----|-------|------|-----|------|------|------|------|-----|------|-----|------|
| SD  |       |     | WPF   | RI   |     | TSR  | TW   | TVM  | MXR  | SUM | MPRV | xs[ | 1:0] |
| 14  | 13    | 12  | 11    | 9    | 8   | 7    | 6    | 5    | 4    | 3   | 2    | 1   | 0    |
| FS[ | [1:0] | MPP | [1:0] | WPRI | SPP | MPIE | WPRI | SPIE | UPIE | MIE | WPRI | SIE | UIE  |



注析 三大学 计算机学院 系统结构与系统软件实验室





## **■** Machine Interrupt Enable register

- MIE register controls whether it can respond to interrupts, corresponding different modes
  - MEIE、SEIE and UEIE enable external interrupt
  - MSIE、SSIE & USIE enable software interrupts
  - MTIE、STIE and UTIE enable timer interrupts

## **■** Machine interrupt-pending register

■ The mip register is an MXLEN-bit read/write register containing information on pending interrupts

|     | 31 |      | 12 | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----|----|------|----|------|------|------|------|------|------|------|------|------|------|------|------|
| mie |    | WPRI |    | MEIE | WPRI | SEIE | UEIE | MTIE | WPRI | STIE | UTIE | MSIE | WPRI | SSIE | USIE |
| mip |    | WPRI |    | MEIP | WPRI | SEIP | UEIP | MTIP | WPRI | STIP | UTIP | MSIP | WPRI | SSIP | USIP |

M, S and U correspond to M mode, S mode and U mode interrupt respectively









#### **■** Machine Trap-Vector Base-Address Register

■ The mtvec register holds trap vector configuration, consisting of a vector base address (BASE) and a vector mode (MODE)

| 31                  | 2   | 1 | 0        |    |
|---------------------|-----|---|----------|----|
| BASE[MXLEN-1:2] (WA | RL) | M | ODE (WAR | L) |

■ The value in the BASE field must always be aligned on a 4-byte boundary, and the MODE setting may impose additional alignment constraints on the value in the BASE field.

| MODE Value | Name         | Description                                    |                        |  |  |  |
|------------|--------------|------------------------------------------------|------------------------|--|--|--|
| 0          | Direct(查询)   | All exceptions set pc to BASE                  |                        |  |  |  |
| 1          | Vectored(向量) | Asynchronous interrupts set pc to BASE+4×cause |                        |  |  |  |
| ≥2         |              | Reserved                                       | BASE+ 4×Exception Code |  |  |  |









## **■** Machine Exception Program Counter

- mepc is a WARL register that must be able to hold all valid physical and virtual addresses.
  - When a trap is taken into M-mode, mepc is written with the address of the instruction that was interrupted or exception.

mepc

- The low bit of mepc (mepc[0]) is always zero.
  - □ On implementations that support only IALIGN=32, the two low bits (mepc[1:0]) are always zero.
- Exception: mepc  $\leftarrow$  pc
- Interrupted: mepc  $\leftarrow$  pc + 4







## **■** Machine Cause Register (mcause)

■ When a trap is taken meause register is written with a code indicating the event that caused the Exception/Interruption.

| _ | 31        | 30                    | 0 |
|---|-----------|-----------------------|---|
|   | Interrupt | Exception Code (WLRL) |   |

- Exception Code与mtvec的向量模式相对应 □ 在异步中断时,不同的模式会跳转到不同的入口
- The Exception Code is a WLRL
  - Write/Read Only Legal Values
  - □如果写入值不合法可以引发非法指令异常







| INT | E Code | Description                      | INT | E Code | Description                         |
|-----|--------|----------------------------------|-----|--------|-------------------------------------|
| 1   | 0      | User software interrupt          | 0   | 0      | Instruction address misaligned      |
| 1   | 1      | Supervisor software interrupt    | 0   | 1      | Instruction access fault            |
| 1   | 2      | Reserved for future standard use | 0   | 2      | Illegal instruction                 |
| 1   | 3      | Machine software interrupt       | 0   | 3      | Breakpoint                          |
| 1   | 4      | User timer interrupt             | 0   | 4      | Load address misaligned             |
| 1   | 5      | Supervisor timer interrupt       | 0   | 5      | Load access fault                   |
| 1   | 6      | Reserved for future standard use | 0   | 6      | Store/AMO address misaligned        |
| 1   | 7      | Machine timer interrupt          | 0   | 7      | Store/AMO access fault              |
| 1   | 8      | User external interrupt          | 0   | 8      | Environment call from U-mode        |
| 1   | 9      | Supervisor external interrupt    | 0   | 9      | Environment call from S-mode        |
| 1   | 10     | Reserved for future standard use | 0   | 10     | Reserved                            |
| 1   | 11     | Machine external interrupt       | 0   | 11     | <b>Environment call from M-mode</b> |
| 1   | 12-15  | Reserved for future standard use | 0   | 12     | Instruction page fault              |
| 1   | ≥16    | Reserved for platform use        | 0   | 13     | Load page fault                     |
| 0   | 16-23  | Reserved for future standard use | 0   | 15     | Store/AMO page fault                |
| 0   | 32-47  | Reserved for future standard use | 0   | 24-31  | Reserved for custom use             |
| 0   | 14/≥64 | Reserved for future standard use | 0   | 48-63  | Reserved for custom use             |

计算机学院 系统结构与系统软件实验室





#### **External interrupt > Software interrupt > Timer interrupt**

## **Synchronous exception priority**

| Priority | Exception Code | Description                       |  |
|----------|----------------|-----------------------------------|--|
| Highest  | 3              | Instruction address breakpoint    |  |
|          | 12             | Instruction page fault            |  |
|          | 1              | Instruction access fault          |  |
|          | 2              | Illegal instruction               |  |
|          | 0              | Instruction address misaligned    |  |
|          | 8, 9, 11       | Environment call                  |  |
|          | 3              | Environment break                 |  |
|          | 3              | Load/Store/AMO address breakpoint |  |
|          | 6              | Store/AMO address misaligned      |  |
|          | 4              | Load address misaligned           |  |
|          | 15             | Store/AMO page fault              |  |
|          | 13             | Load page fault                   |  |
|          | 7              | Store/AMO access fault            |  |
| Lowest   | 5              | Load access fault                 |  |



油厂工人学 计算机学院 系统结构与系统软件实验室

## **CSR** Instruction



# ■ All CSR instructions atomically read-modify-write a single CSR

- whose CSR specifier is encoded in the 12-bit csr field of the instruction held in bits 31–20
  - The immediate forms use a 5-bit zero-extended immediate encoded in the rs1 field.

|           | 31 20  | 19 15 | 14 12  | 11 7  | 6 0     |
|-----------|--------|-------|--------|-------|---------|
|           | csr    | rs1   | funct3 | rd    | opcode  |
|           | 12bits | 5bits | 3bits  | 5bits | 7bits   |
| I: CSRRW  | csr    | rs1   | 001    | rd    | 1110011 |
| I: CSRRS  | csr    | rs1   | 010    | rd    | 1110011 |
| I: CSRRC  | csr    | rs1   | 011    | rd    | 1110011 |
| I: CSRRWI | csr    | zimm  | 101    | rd    | 1110011 |
| I: CSRRSI | csr    | zimm  | 110    | rd    | 1110011 |
| I: CSRRCI | csr    | zimm  | 111    | rd    | 1110011 |



计算机学院 系统结构与系统软件实验室





#### **■** Exception return

MRET

□ PC <= MEPC; (MStatus寄存器有变化)

|         | 31 25   | 24 20 | 19 15 | 14 12 | 11 7  | 6 0     |
|---------|---------|-------|-------|-------|-------|---------|
| R: MRET | 0011000 | 00010 | 00000 | 000   | 00000 | 1110011 |
| R: SRET | 0001000 | 00010 | 00000 | 000   | 00000 | 1110011 |
| R: wfi  | 0001000 | 00101 | 00000 | 000   | 00000 | 1110011 |

#### **■** Environment call

- ecall
  - MEPC = ecall指令本身的PC值

## **□** Breakpoint

- ebreak
  - MEPC = ebreak指令本身的PC值

|    | _      | 51      | 27 20 | 19 13 | 14 12 | 11 /  | <u> </u> |
|----|--------|---------|-------|-------|-------|-------|----------|
| I: | ecall  | 0000000 | 00000 | 00000 | 000   | 00000 | 1110011  |
| I: | ebreak | 0000000 | 00001 | 00000 | 000   | 00000 | 1110011  |



计算机学院 系统结构与系统软件实验室

## **How Control Checks for Exceptions**



#### □ Add test logic

Illegal instruction, load/store address misaligned,

#### add control signal

- CauseWrite for meause
- EPCWrite for mepc
- TVALWrite for mtval

#### process of control

- mepc  $\leftarrow$  pc (exception) or pc+4 (interruption)
- meause ← set corresponding bit
- mtval ← memory address or illegal instruction
- Mstatus.mpie  $\leftarrow$  mstatus.mie, mstatus.mie  $\leftarrow$  0; mstatus.mpp  $\leftarrow$  mp, mp  $\leftarrow$  11
- PC ← address of process routine (mtvec, eg. 0000 0000 1C09 0000)









## **□** Jump to handler

■ Assume at 0000 0000 1C09 0000

## □ Jump when

■ Mstatus.mie = 1 && mie[i] =1 && mip[i] = 1





#### □ mret

- PC ← CSRs[mepc]
- mstatus.MIE ← mstatus. MPIE
- mp ← mstatus. mpp

## An Alternate Mechanism



- □ Vectored Interrupts (e.g., x86, ARM)
  - Handler address determined by the cause
- **■** Exception vector address to be added to a vector table base register:

 $00\ 0100\ 0000_{\text{two}}$ Undefined opcode

Hardware malfunction:  $01\ 1000\ 0000_{\text{two}}$ 

## **□** Instructions either

- Deal with the interrupt, or
- Jump to real handler





# 典型处理器中断结构:向量模式



## □ Intel x86中断结构

- 间接向量: 000~3FF, 占内存最底1KB空间
  - □ 每个向量由二个16位生成20位中断地址
  - □共256个中断向量,向量编号n=0~255
  - □ 分硬中断和软中断,响应过程类同,触发方式不同
  - □ 硬中断响应由控制芯片8259产生中断号n(接口原理课深入学习)

## □ARM中断结构

■ 固定向量方式(嵌入式课程深入学习)

| 异常类型        | 偏移地址(低) | 偏移地址(高)  |  |
|-------------|---------|----------|--|
| 复 位         | 0000000 | FFFF0000 |  |
| 未定义指令       | 0000004 | FFFF0004 |  |
| 软中断         | 0000008 | FFFF0008 |  |
| 预取指令终       | 000000C | FFFF000C |  |
| 数据终止        | 0000010 | FFFF0010 |  |
| 保留          | 0000014 | FFFF0014 |  |
| 中断请求(IRQ)   | 0000018 | FFFF0018 |  |
| 快速中断请求(FIQ) | 000001C | FFFF001C |  |



治析》:大学\_计算机学院 系统结构与系统软件实验室





## □简化中断设计

- 采用ARM中断向量(不兼容RISC-V)
  - □实现非法指令异常和外中断
  - □设计EPC
- 兼容RISC-V\*
  - 仅M-Mode中断寄存器(MCause、Mstatus、MIE、MIP、MEPC和MTVEC)
  - □ 设计mret、CSRRW (csrw rd, csr, rs1)和ecall指令

## □ARM中断向量表

| 向量地址      | ARM异常名称        | ARM系统工作模式  | 本课程定义       |
|-----------|----------------|------------|-------------|
| 0x0000000 | 复位             | 超级用户Svc    | 复位(M-MODE)  |
| 0x0000004 | 未定义指令终止        | 未定义指令终止Und | 非法指令异常      |
| 0x0000008 | 软中断(SWI)       | 超级用户Svc    | ECALL       |
| 0x000000c | Prefetch abort | 指令预取终止Abt  | Int外部中断(硬件) |
| 0x0000010 | Data abort     | 数据访问终止Abt  | Reserved自定义 |
| 0x0000014 | Reserved       | Reserved   | Reserved自定义 |
| 0x0000018 | IRQ            | 外部中断模式IRQ  | Reserved自定义 |
| 0x000001C | FIQ            | 快速中断模式FIQ  | Reserved自定义 |



注于:一大学 计算机学院 系统结构与系统软件实验室

# Assignment



## □ Reading

■ Textbook 4.1-4.4

## **□** Assignment

**4.1**, **4.4**, **4.6**, **4.7**, **4.8**, **4.13** 



# OEND